

#### 1 Introduction

In systems e.g. gateways, where an external microcontroller is connected to a Dolphin based product like a TCM300 it might be desirable to be able to program the Dolphin Flash memory. This for instance can be used to apply program updates providing the new FLASH image via a backbone to the host micro controller. The host micro controller can than reprogram the Dolphin (target) FLASH memory.



Figure 1 – System overview

This application note describes the programming hardware interface and the communication protocol between the host and target microcontroller.

Additionally it describes how to implement the programming functionality on a host using a Freescale 32bit ColdFire microcontroller (MCF52233 Demo Board) attached to a TCM300 evaluation board (EVA300) as shown in **Figure 2**.



Figure 2 - Dolphin programming setup using ColdFire microcontroller

This documentation and software project can be the basis for own developments and can also be used to develop programming adapters.



For easier readability and portability the host software was implemented without the use of an operating system. The focus was put on demonstrating the basic functionality rather than demonstrating a real e.g. gateway application.

# Disclaimer: This is a custom SPI implementation. In certain cases CS# will need to be controlled manually.

#### 2 References

Further details can be found in the following documentation

- [1.] DolphinAPI user manual, EO3000I\_API.chm, 1.1.0.0
- [2.] DolphinStudio manual (containing EOPX documentation), DolphinStudio.chm
- [3.] Schematics EVA300-3
- [4.] ColdFire M52233 demo Evaluation board schematics
- [5.] Intel hex file format (http://de.wikipedia.org/wiki/Intel\_HEX)

Useful web sites:

- [6.] EnOcean website http://www.enocean.com
- [7.] Wikipedia website http://www.wikipedia.org/
- [8.] Freescale website http://www.freescale.com

#### **3** System overview

**Figure 3** shows the interactions of the various components and files used in the development flow of the Dolphin module on one side and the flow on the host microcontroller on the other.

Due to the implementation on the Dolphin (also see **Hex to C-source file converter (EOMC.exe)**) there are two hex files generated by the EOPX (eopx.exe) post build tool. There is the hex file containing the data which is located in the program area and there is a second hex file containing the data which is located in the configuration area of the Dolphin's Flash memory. The EOPX post build tool performs all the required modifications and extraction necessary to generate those two hex files based on the hex file generated by the linker. E.g. is the program size (u8PrgSize) calculated and entered into the configuration area hex file and the CRC for the BIST (built-in self test) is calculated and entered in to the program area hex file. Both hex files together contain the complete data to program the Dolphin Flash memory.

In this application note those two files are converted (see next chapter) into c language source files which are then statically compiled and linked into the host microcontroller application. Like this it is easy to demonstrate the principle of the programming without



adding further complexity of handling of the files e.g. over a TCP/IP backbone. This handling will strongly depend on the application requirements and therefore will be system specific.



#### Figure 3 – System interactions

## 4 Hex to C-source file converter (EOMC.exe)

The EOMC command line tool converts the two hex files generated by Keil (EOPX post build) into a c language source code file. The program area hex file is simply converted in an array of bytes u8PrgData[]. For the configuration area the process is a little more complex.

The input file format used is Intel HEX (also see **[5.] Intel hex file format (http://de.wikipedia.org/wiki/Intel\_HEX)**). The hex file consists of records which contain amongst others the address and the data located at this address. Like this it is possible to code single bytes in a block of memory without defining the values of the bytes in-between. For the configuration area this method is used to only program (modify) specific bytes (e.g. u8PrgSize) without modifying others (e.g. calibration values).

That's why the EOMC generates two arrays for the configuration area an u8CfgData[256] and an u8CfgMask[256] array. The data lists the bytes to program and the mask defines if a byte needs to be programmed (=0xFF) or not (=0x00).



EOMC usage:

Eomc.exe -fprg <prgarea.hex> -fcfg <cfgarea.hex> -fout prgfile

#### 5 FLASH memory organization

The Dolphin FLASH is organized in pages of 256 bytes size. A total of 129 pages (32kByte + 256byte) of FLASH are available.

The total FLASH memory is split into 3 areas as indicated in Figure 4:

- Program and Data Area
- Information Area (chip specific data)
- Configuration Area (module specific data)





The FLASH memory can be programmed on a byte level. Erasing its only possible on a page level, erasing the whole 256 bytes at once. The erased state of the FLASH is all bits set and an erased byte reads 0xFF.

#### 6 **Program and Data Area**

The FLASH from address 0x0000 to 0x7EFF is used for the program and data information. The compiled hex file is placed into this memory area. The EOPX post build tool always aligns the hex file to the 256 page boundary and adds as the last byte a CRC value. This CRC value is used for the flash BIST (built-in-self-test).

For instance if the compiled program size is 256 byte - after the alignment with EOPX post build - it will consume 512 bytes (2 pages) in the FLASH memory (from 0x0000 - 0x01FF). The last byte of the downloaded code will be the CRC value (at address 0x01FF) used for the BIST.

The last page of the program and data area (0x7E00 to 0x7eFF) is intended to be used as Log Area (see **[1.] DolphinAPI user manual, EO30001\_API.chm, 1.1.0.0**).

#### 7 Information Area

The information area contains chip specific data like e.g. the chip id and manufacturing trace information. The memory page 128 at address 0xA000-0xA0FF is used for this purpose. The information is collected during chip manufacturing and testing and is read-only.

## 8 Configuration Area

The configuration area contains module specific data like calibration values. The FLASH memory page 127 at address 0x9F00-0x9FFF is used for this purpose.

| 0×9F | 0×0_                                             | 0×1_                                                                         | 0x2_ | 0x3_     | 0×4_     | 0×5_ | 0x6_        | 0×7_       | 0x8_          | 0×9_             | 0xA_    | 0×B_ | 0xC_ | 0xD_  | 0×E_  | 0×F_ |
|------|--------------------------------------------------|------------------------------------------------------------------------------|------|----------|----------|------|-------------|------------|---------------|------------------|---------|------|------|-------|-------|------|
| 0x_0 | 0 u8PrgSize u8Reserved u8APIVersion u8AppVersion |                                                                              |      |          |          |      |             |            |               | u8AppDescription |         |      |      |       |       |      |
| 0x_1 |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      | u8Fra | acnTx |      |
| 0x_2 | u16Re:                                           | u16Reserved u16CalibShortTerm 132CalibFlywheel 132CalibWatchdog u16CalibTemp |      |          |          |      |             |            |               |                  | libTemp | u8   | Re-  |       |       |      |
| 0x_3 |                                                  | served1[5]                                                                   |      |          |          |      |             |            |               |                  |         |      |      |       |       |      |
| 0x_4 |                                                  |                                                                              |      |          |          |      |             |            | u8BaselD[4    | 4]               |         |      |      |       |       |      |
| 0x_5 |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      |       |       | u32- |
| 0x_6 |                                                  | ConformID                                                                    |      | u8Manuf. | u8CfgVer | q    | u8ModulType | u8Rac      | lioSetting∀er | sion[3]          |         |      | u8DI | MC    |       |      |
| 0x_7 |                                                  |                                                                              | u8D  | MC[12]   |          |      |             |            | u8Reserved    | ±2[10]           |         |      |      |       |       |      |
| 0x_8 |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      |       |       |      |
| 0x_9 |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      |       |       |      |
| A    |                                                  |                                                                              |      |          |          |      |             | u8Reserved | IAPP[128]     |                  |         |      |      |       |       |      |
| 0x_B |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      |       |       |      |
| 0x_C |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      |       |       |      |
| 0x_D |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      |       |       |      |
| 0x_E |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      |       |       |      |
| 0x_F |                                                  |                                                                              |      |          |          |      |             |            |               |                  |         |      |      |       |       |      |

#### Figure 5 – Configuration Area (CFG\_AREA)

The information in this page is collected partly during module manufacturing and testing (first 128 bytes) and can also be used for customer specific information (second 128 bytes). The page is read-write and can always be read even if the code protection is set.

Due to the fact that the whole page has to be erased to modify a single byte special care has to be taken to avoid loosing the module specific data.



This area also contains the program size information (at address 0x9F00) which typically needs modification after a reprogramming.

#### Note:

The first 4 bytes from address 0x9F00-0x9F03 require special handling. Erasing of those bytes is only possible by executing the **WR\_PRG\_AREA** (executes mass erase) command. Programming is only possible using the **WR\_FLASH\_BYTE** command.

In programming mode the CFG\_AREA is mapped to other memory space as in program runtime. If you access CFG\_AREA in programming mode using **WR\_FLASH\_BYTE**, **RD\_FLASH\_BYTE** use the addresses 0x7F00 – 0x7FFF.

#### 9 Code Protection

The program and data area can be protected against readout (e.g. to inhibit reverse engineering) with the code protection. When the code protection is set the program and data area can't be read with an external programmer.

The only way to reset the code protection is done by erasing the whole program and data area with the **WR\_PRG\_AREA** (executes mass erase) command.

The information area and the configuration area can be always read even if code protection is set.

The code protection is the second byte in the configuration area at address 0x9F01:

- Code protection set (0x00)
- No code protection set (0x0FF)

To enable the code protection the **WR\_FLASH\_BYTE** command (address 0x9F01, data 0x00) has to be used.

#### **10 Programmer**

#### **11 Hardware Interface**

The programming interface is based around a standard 4 wire SPI (Serial Peripheral Interface) together with three additional control signals. The host acts as SPI master (controlling the SPI communication and providing the clock) and the target (Dolphin) acts as SPI slave.

The 3 additional (to the 4 SPI) signals are:

- RESET signal to reset the target
- READY signal for synchronisation between host and target
- PMODE signal to enter programming (boot loader) mode.





Figure 6 – Programmer Interface Signals

## **12 Programming Algorithm / Flow**

**Figure 7** depicts the programming flow for the Dolphin module.

First step is to establish the connection between the host and the target. During connect the Dolphin module is reset and started into boot loader (programming) mode. To verify the logical connection the **RD\_SW\_VERSION** command is executed. If the command receives a valid answer the connection is established.

Next the information area (optional) and the configuration area are read. The configuration area is then selectively modified using the u8CfgData[] and u8CfgMask[] arrays (also see **4 Hex to C-source file converter (EOMC.exe)**).





Figure 7 - Programming flow

Then the whole Flash is erased and the program data (using the u8PrgData[] array) is written. Both steps are done with the **WR\_PRG\_AREA** command.

Afterwards the modified configuration area is written using the **WR\_FLASH\_PAGE** and **WR\_FLASH\_BYTE** (for the first 2 bytes) commands.

Then the proper execution of the BIST (built-in-self-test) is verified.

To verify correct programming a byte-by-byte comparison of the configuration area and the program area is performed.



#### Note:

The intention of the CRC is to verify FLASH integrity over the life time (in system). The "only" 8 bit CRC should not be used to ensure that the programming was correctly executed.

Finally after verifying correct programming the code protection (optional) can be set if desired.

During disconnect the Dolphin module is reset into user mode and the programming signals are turned to inputs (high impedance state).

#### Note:

The error handling used in this implementation only executes a step if no error has occurred previously. Exception is the Disconnect which is always executed. For further details please see source code.

#### **13** Mode selection

#### 14 **RESET signal**

The RESET signal allows the host to reset the Dolphin. In combination with the PMODE signal it's possible to enter either boot loader mode (programming) or user mode (application code running).

#### Note:

The RESET signal is active high!

#### **15 PMODE signal (PROGEN)**

With the falling edge of the RESET the Dolphin and starts to execute code in the ROM at address 0x0000. The first instructions poll the state of the PROGEN pin to decide if the boot loader code (ROM) is executed or the user application code (FLASH) is started.

In case of the boot loader mode the READY signal is used to indicate that the target is ready to receive SPI transfers (commands). In case of the application code the state of the READY signal depends on the software (ADIO7).

| RESET |   |                    |                  |           |
|-------|---|--------------------|------------------|-----------|
| PMODE |   |                    |                  |           |
| READY |   |                    |                  |           |
| Mode  | I |                    | Boot loader mode | User mode |
|       | ļ | T <sub>Proge</sub> | nH               |           |





#### **16 Communication protocol**

The boot loader communication protocol is based on 32 bit SPI transfers in combination with a synchronization mechanism using the READY signal.

#### 17 SPI protocol

The underlying SPI protocol uses a low active chip select (CS#). With each SPI transfer (CS# low pulse) 4 bytes of data (32 bits) are transferred. Each byte is transferred with the most significant bit (MSB) B7 first. The SPI clock signal is low when inactive. With the leading edge (rising edge) of the clock signal the data bits are sampled. With the following edge (falling edge) of the clock the data bits have to be applied.



Figure 9 – SPI Transfer

The whole communication is only using half-duplex transfers meaning that data is exchanged either only from host to target or vice-versa. The listening communication node sends idle data (0x00).

## 18 READY signal

The READY signal is used by the target to signal when it is ready to receive data. If the READY signal is low the target is busy and it's not allowed to send data.

After every SPI transfer there is a certain delay before the READY signal is set low. Depending on the commands the READY signal might be low (busy) in a range from 10us up to 60ms.







### **19** Timing Characteristics

| Parameter                    | Symbol    | Min. | Max.  | Unit |
|------------------------------|-----------|------|-------|------|
| Max. SPI frequency           | f_SPI     |      | 2     | MHz  |
| RESET active (high) time     | T_RESET   | 1000 |       | us   |
| READY delay time             | T_READYD  | 30   |       | us   |
| PROG_EN hold time            | T_PROGENH | 500  |       | us   |
| Target Busy time (READY low) | T_BUSY    | 10   | 60000 | us   |

#### 20 Command triggered protocol

The communication uses a command triggered approach. Only the host triggers any communications using commands. The Dolphin executes the desired command and receives or transmits the required data and/or acknowledge. All commands are packed into 8 bytes requiring 2 (32 bit) SPI transfers.



Figure 11 – communication protocol (half duplex)

#### Note:

The host has to monitor the READY signal after every 32 bit SPI transfers (also in-between the two 32 bit transfers for a command).

As already mentioned is the communication half-duplex, e.g. the host sends a command with the first data frame (Dolphin sends idle (0x00)). Than the host basically only provides the clock (host sends idle (0x00)) to request a response data frame.

#### Note:

The module will clock out undefined data if it is not transmitting.



#### 21 Commands

The commands are embedded in a header of three fixed byte, the actual command identifier byte, three byte of optional additional parameters and a checksum byte resulting in a total length of 8 byte.

Note: N/D means bytes are not defined and can have any value

The following features are provided:

- Read boot loader software version
- Read FLASH (1 byte, 1 page, program area)
- Write FLASH (1 byte, 1 page, program area)
- Erase FLASH (1 page, Mass erase) -> see Write FLASH commands
- Blank test (verify that erased)
- BIST (verify BIST setting)
- Write to XRAM and execute (for testing)

| Command        | Byte0 | Byte1 | Byte2 | Byte3 | Byte4   | Byte5     | Byte6 | Byte7    |
|----------------|-------|-------|-------|-------|---------|-----------|-------|----------|
|                |       |       |       | (CMD) |         |           |       |          |
| RD_SW_VERSION  |       |       |       | 0x4B  | 0x00    | 0x00      | 0x00  |          |
| INF_SW_VERSION |       |       |       | 0x8C  | SW1     | SW2       | SW3   |          |
| RD_FLASH_BYTE  |       |       |       | 0x6B  | AddHi   | AddLo     | 0x00  |          |
| WR_FLASH_BYTE  |       |       |       | 0x6C  | AddHi   | AddLo     | Data  |          |
| RD_FLASH_PAGE  |       |       |       | 0x69  | PageIdx | 0x00      | 0x00  |          |
| WR_FLASH_PAGE  |       |       |       | 0x6A  | PageIdx | EraseOnly | 0x00  |          |
| RD_PRG_AREA    | 0xA5  | 0x5A  | 0xA5  | 0x6D  | PageCnt | 0x00      | 0x00  | checksum |
| WR_PRG_AREA    |       |       |       | 0x6E  | PageCnt | EraseOnly | 0x00  |          |
| INF_OK         |       |       |       | 0x58  | Code    | N/D       | N/D   |          |
| INF_ERROR      |       |       |       | 0x99  | ECode   | N/D       | N/D   |          |
| WR_BLANK_CHK   |       |       |       | 0x70  | 0x00    | 0x00      | 0x00  |          |
| WR_BIST        |       |       |       | 0x71  | 0x00    | 0x00      | 0x00  |          |
| WR_PRG_XRAM    |       |       |       | 0x6F  | PageCnt | 0x00      | 0x00  |          |

Table 1 – Command list



#### 22 Checksum

The checksum is the sum (modulo 256) over the Byte2 to Byte6, e.g.

uint8 u8checksum; for (i=2; i<7; i++) u8checksum += u8Byte[i];

## 23 RD\_SW\_VERSION

The RD\_SW\_VERSION command is used to retrieve the boot loader software version. The target responds with the INF\_SW\_VERSION. This command is used after entering boot loader mode to ensure proper mode selection.

| Command       | Byte0 | Byte1 | Byte2 | CMD  | Byte4 | Byte5 | Byte6 | Byte7    |
|---------------|-------|-------|-------|------|-------|-------|-------|----------|
| RD_SW_VERSION | 0xA5  | 0x5A  | 0xA5  | 0x4B | 0x00  | 0x00  | 0x00  | checksum |



Figure 12 – Command RD\_SW\_VERSION

#### 24 INF\_SW\_VERSION

The INF\_SW\_VERSION sends the boot loader software version to the host.

| Command       | Byte0        | Byte1    | Byte2 | CMD  | Byte4 | Byte5 | Byte6 | Byte7    |
|---------------|--------------|----------|-------|------|-------|-------|-------|----------|
| INF_SW_VERSIO | N 0xA5       | 0x5A     | 0xA5  | 0x8C | SW1   | SW2   | SW3   | checksum |
| Parameters:   |              |          |       |      | _     |       |       |          |
| SW1           | Main version | on numbe | er    |      | -     |       |       |          |
| SW2           | Beta versio  | -        |       |      |       |       |       |          |
| SW3           | Alpha vers   | ion numt | ber   |      | _     |       |       |          |

## 25 RD\_FLASH\_BYTE

The RD\_FLASH\_BYTE command reads one byte of FLASH specified by the AddHi, AddLo parameters. The target acknowledges with an **INF\_OK** containing the requested data in the Code field.

| Command       | Byte0 | Byte1 | Byte2 | CMD  | Byte4 | Byte5 | Byte6 | Byte7    |
|---------------|-------|-------|-------|------|-------|-------|-------|----------|
| RD_FLASH_BYTE | 0xA5  | 0x5A  | 0xA5  | 0x6B | AddHi | AddLo | 0x00  | checksum |





#### Figure 13 – Command RD\_FLASH\_BYTE

#### **Parameters:**

| AddHi | High-Byte of the address to read |
|-------|----------------------------------|
| AddLo | Low-Byte of the address to read  |

#### Note:

- In programming mode the CFG\_AREA is mapped to other memory space as in program runtime. Use the addresses 0x7F00 – 0x7FFF.
- If the address is in the program area and the code protect is set then an INF\_ERROR (ECode ERR\_READONLY) is replied.
- If the address is out of the FLASH memory than an INF\_ERROR (ECode ERR\_OUT\_OF\_MEMORY) is replied.

#### 26 WR\_FLASH\_BYTE

The WR\_FLASH\_BYTE command writes the data byte to the specified memory address. The target sends an **INF\_OK** response.

| Command       | Byte0 | Byte1 | Byte2 | CMD  | Byte4 | Byte5 | Byte6 | Byte7    |
|---------------|-------|-------|-------|------|-------|-------|-------|----------|
| WR_FLASH_BYTE | 0xA5  | 0x5A  | 0xA5  | 0x6C | AddHi | AddLo | Data  | checksum |
|               |       |       |       |      |       |       |       |          |

(MISO)

Figure 14 – Command WR\_FLASH\_BYTE

#### Parameters:

| AddHi | High-Byte of the address to read |
|-------|----------------------------------|
| AddLo | Low-Byte of the address to read  |
| Data  | Data byte to write               |

#### Note:

- In programming mode the CFG\_AREA is mapped to other memory space as in program runtime. Use the addresses 0x7F00 – 0x7FFF.
- If the address is in the information area an INF\_ERROR (ECode ERR\_READONLY) is replied.
- If the address is in the program area and the code protection is set an INF\_ERROR (ECode ERR\_CODEPROTECTION) is replied.



- If the address is not erased (0xFF) then INF\_ERROR (ECode ERR\_BYTE\_NOT\_ERASED) is replied.
- If the address is out of the FLASH memory than an INF\_ERROR (ECode ERR\_OUT\_OF\_MEMORY) is replied.
- In some cases other data may be returned instead of **INF\_ERROR** or **INF\_OK**.

## 27 RD\_FLASH\_PAGE

The RD\_FLASH\_PAGE command reads a page (256 byte) specified by the PageIdx of FLASH memory. The target first sends an acknowledge **INF\_OK** before it send the 256 bytes of FLASH content.

| Command                   | Byte0 | Byte1  | Byte2 | CMD      | Byte4        | Byte5 | Byte6 | Byte7    |  |  |  |  |
|---------------------------|-------|--------|-------|----------|--------------|-------|-------|----------|--|--|--|--|
| RD_FLASH_PAGE             | 0xA5  | 0x5A   | 0xA5  | 0x69     | PageIdx      | 0x00  | 0x00  | checksum |  |  |  |  |
| HOST (MOSI) RD_FLASH_PAGE |       |        |       |          |              |       |       |          |  |  |  |  |
| DOLPHIN(MISO)             |       | INF_OF | <     | FLASH_PA | AGE(256 Byte | e)    |       |          |  |  |  |  |

Figure 15 – Command RD\_FLASH\_PAGE

#### Parameters:

PageIdxIndex of the page to read (0..128)

#### Note:

- If the page is in the program area and the code protection is set then an INF\_ERROR (ECode ERR\_READONLY) is replied.
- If the PageIdx is out of the range an INF\_ERROR (ECode ERR\_OUT\_OF\_MEMORY) is replied.

#### 28 WR\_FLASH\_PAGE

The WR\_FLASH\_PAGE command writes one page (256 byte) to the specified page of FLASH memory. It handles the following steps:

- erasing of the page
- blank check of the page
- writing of the 256 bytes of data

First the target responds with an acknowledge **INF\_OK**. Then the host sends the 256 bytes of data. The target response with an **INF\_OK**.

| Command       | Byte0 | Byte1 | Byte2 | CMD  | Byte4   | Byte5     | Byte6 | Byte7    |
|---------------|-------|-------|-------|------|---------|-----------|-------|----------|
| WR_FLASH_PAGE | 0xA5  | 0x5A  | 0xA5  | 0x6A | PageIdx | EraseOnly | 0x00  | checksum |





Figure 16 – Command WR\_FLASH\_PAGE

Additionally it's possible to only erase the page without writing of data. This is done by setting the EraseOnly parameter to 0x01. In this case also no data is transferred.



#### Figure 17 – Command WR\_FLASH\_PAGE (Erase Only)

#### Parameters:

| PageIdx   | Index of the page to write/erase (0127) |
|-----------|-----------------------------------------|
| EracoOnly | 0x00 erase and write page               |
| Liaseoniy | 0x01 erase page                         |

#### Note:

- The first four bytes in the configuration area can not be programmed or erased with this command (remain unchanged)
- If the code protection is set then an INF\_ERROR (ECode ERR\_READONLY) is replied.
- If the PageIdx 128 (information area) is used an INF\_ERROR (ECode ERR\_READONLY) is replied.
- If the PageIdx is >128 an **INF\_ERROR** (ECode ERR\_OUT\_OF\_MEMORY) is replied.
- In case of an error during FLASH program operation an INF\_ERROR (ECode ERR\_WRITING\_FAILED or ERR\_ERASE\_FAILED) is replied.

## 29 RD\_PRG\_AREA

Reads the program area starting from address 0x0000 up to the specified number of pages. The target first sends an acknowledge **INF\_OK** before it sends the PageCnt \* 256 byte of FLASH content.

| Command     | Byte0 | Byte1 | Byte2 | CMD  | Byte4   | Byte5 | Byte6 | Byte7    |
|-------------|-------|-------|-------|------|---------|-------|-------|----------|
| RD_PRG_AREA | 0xA5  | 0x5A  | 0xA5  | 0x6D | PageCnt | 0x00  | 0x00  | checksum |





#### **Parameters:**

| PageCnt Number of | pages to read (1127) |
|-------------------|----------------------|
|-------------------|----------------------|

#### Note:

- If the code protect is set then an INF\_ERROR (ECode ERR\_CODEPROTECTION) is replied.
- If the PageCnt is >127 an **INF\_ERROR** (ECode ERR\_OUT\_OF\_MEMORY) is replied.

#### 30 WR\_PRG\_AREA

The WR\_PRG\_AREA command writes PageCnt \* 256 byte of data to the program area starting at address 0x0000.

It handles the following steps:

- mass erasing of the program area
- erase of the configuration area
- blank check of program and configuration area
- writing of the of data

First the target responds with an acknowledge **INF\_OK**. Then the host sends the PageCnt \* 256 byte of data. The target responds with an **INF\_OK**.

| Command            | Byte0 | Byte1 | Byte2 | CMD      | Byte4      | Byte5     | Byte6    | Byte7    |
|--------------------|-------|-------|-------|----------|------------|-----------|----------|----------|
| WR_PRG_AREA        | 0xA5  | 0x5A  | 0xA5  | 0x6E     | PageCnt    | EraseOnly | 0x00     | checksum |
| HOST (MOSI) WR_PRG | _AREA |       | (F    | PRG_AREA | (PageCnt * | 256 byte) |          |          |
| DOLPHIN<br>(MISO)  |       | INF_O | K     |          |            |           | - INF_OK | < )      |

## Figure 19 – Command WR\_PRG\_AREA

Additionally it's possible to only erase without writing of data. This is done by setting the EraseOnly byte to 0x01. In this case also no data is transferred.







| Parameters: |                                           |
|-------------|-------------------------------------------|
| PageCnt     | Number of the pages to write/erase (1127) |
| FraseOnly   | 0x00 mass erase and write of pages        |
| Liuscomy    | 0x01 mass erase                           |

#### Note:

- If the code protect is set then an **INF\_ERROR** (ECode ERR\_READONLY) is replied.
- If the PageCnt is >127 an **INF\_ERROR** (ECode ERR\_OUT\_OF\_MEMORY) is replied.
- In case of an error during FLASH program operation an INF\_ERROR (ECode ERR\_WRITING\_FAILED or ERR\_ERASE\_FAILED) is replied.

#### 31 INF\_OK

The INF\_OK response is replied by the target to acknowledge a successful received command or command execution. In some combinations (e.g. with **RD\_FLASH\_BYTE** command) the Code parameter provides additional information (e.g. read byte value) to the host.

| Command | Byte0 | Byte1 | Byte2 | CMD  | Byte4 | Byte5 | Byte6 | Byte7    |
|---------|-------|-------|-------|------|-------|-------|-------|----------|
| INF_OK  | 0xA5  | 0x5A  | 0xA5  | 0x58 | Code  | N/D   | N/D   | checksum |

#### **Parameters:**

| Code | Optional data |
|------|---------------|
|      |               |

#### 32 INF\_ERROR

The INF\_ERROR response is send by the target to acknowledge errors. The ECode parameter provides further details about the error reason.

| Command   | Byte0 | Byte1 | Byte2 | CMD  | Byte4 | Byte5 | Byte6 | Byte7    |
|-----------|-------|-------|-------|------|-------|-------|-------|----------|
| INF_ERROR | 0xA5  | 0x5A  | 0xA5  | 0x99 | ECode | N/D   | N/D   | checksum |

#### **Parameters:**



|                       | 0x00 ERI | R_OUT_OF_MEMORY    | The address is out of memory area.                 |  |  |  |  |
|-----------------------|----------|--------------------|----------------------------------------------------|--|--|--|--|
|                       | 0x01 ERI | R_READONLY         | Information area is read only (attempt to write).  |  |  |  |  |
|                       | 0x02     | ERR_CODEPROTECTION | Program area is protected (attempt to read/write). |  |  |  |  |
|                       |          |                    | The byte is not in erased state (0xFF)             |  |  |  |  |
| FCode                 | 0x03 ERI | R_BYTE_NOT_ERASED  | Command checksum incorrect                         |  |  |  |  |
| LCOUE                 | 0x04 ERI | R_CHECKSUM         | Blank check failed                                 |  |  |  |  |
|                       | 0x05 ERI | R_BLANK_CHECK      | Write operation failed                             |  |  |  |  |
|                       | 0x06 ERI | R_WRITING_FAILED   | Frase operation failed                             |  |  |  |  |
| 0x07 ERR_ERASE_FAILED |          | R_ERASE_FAILED     | Command (CMD) unknown                              |  |  |  |  |
|                       | 0x08 ERI | R_UNKNOW_CMD       |                                                    |  |  |  |  |



#### 33 WR\_BLANK\_CHK

The WR\_BLANK\_CHK command allows to test if the program area and configuration area are erased (blank). The target replies either an **INF\_OK** if blank or an **INF\_ERROR** (ECode ERR\_BLANK\_CHECK).

| Command      | Byte0 | Byte1 | Byte2 | CMD  | Byte4 | Byte5 | Byte6 | Byte7    |
|--------------|-------|-------|-------|------|-------|-------|-------|----------|
| WR_BLANK_CHK | 0xA5  | 0x5A  | 0xA5  | 0x70 | 0x00  | 0x00  | 0x00  | checksum |



#### Figure 21 – Command WR\_BLANK\_CHK (erased state)

#### 34 WK\_BIST

The WR\_BIST command executes the FLASH BIST (Built-In-Self-Test). The result of the BIST is answered in the Code field of the **INF\_OK** response.

- Code=0 BIST result ok
- Code=1 BIST result failed

| Command | Byte0 | Byte1 | Byte2 | CMD  | Byte4 | Byte5 | Byte6 | Byte7    |
|---------|-------|-------|-------|------|-------|-------|-------|----------|
| WR_BIST | 0xA5  | 0x5A  | 0xA5  | 0x71 | 0x00  | 0x00  | 0x00  | checksum |



Figure 22 – Command WR\_BIST

#### NOTE:

For successful BIST the correct CRC value has to be stored at the last byte of the last page of the program and the number of program pages has to be written in the first byte of the CFG area (also see **4 Hex to C-source file converter (EOMC.exe)**.

#### 35 WR\_PRG\_XRAM

The WR\_PRG\_XRAM command loads a program of PageCnt \* 256 bytes at address 0x0000 into the XRAM and executes it. This feature is mainly used for production testing.



The target first replies either with an **INF\_OK**. If **INF\_OK** was received the host can send the program data.

| Command              | Byte0 | Byte1 | Byte2 | CMD     | Byte4        | Byte5     | Byte6 | Byte7    |
|----------------------|-------|-------|-------|---------|--------------|-----------|-------|----------|
| WR_PRG_XRAM          | 0xA5  | 0x5A  | 0xA5  | 0x6F    | PageCnt      | 0x00      | 0x00  | checksum |
| HOST (MOSI) (WR_PRG_ |       |       | PI    | RG_XRAM | (PageCnt * 2 | 256 byte) |       |          |
| DOLPHIN(MISO)        |       | INF_O | <     |         |              |           |       |          |

Figure 23 – Command WR\_PRG\_XRAM

| Parameters: |                                     |
|-------------|-------------------------------------|
| PageCnt     | Number of pages to load (0x01-0x08) |

#### Note:

- This command is only executed if the code protection is not set.
- If the code protect is set then an **INF\_ERROR** (ECode ERR\_READONLY) is replied.
- If the PageCnt is >4 an **INF\_ERROR** (ECode ERR\_OUT\_OF\_MEMORY) is replied.



## **36 Table of content**

| 1 | Intro | oduct | tion1                                 |
|---|-------|-------|---------------------------------------|
|   | 1.1   | Refe  | erences2                              |
|   | 1.2   | Sys   | tem overview                          |
|   | 1.3   | Hex   | to C-source file converter (EOMC.exe) |
|   | 1.4   | FLA   | SH memory organization4               |
|   | 1.4.  | 1     | Program and Data Area5                |
|   | 1.4.  | 2     | Information Area                      |
|   | 1.4.  | 3     | Configuration Area                    |
|   | 1.4.  | 4     | Code Protection                       |
| 2 | Prog  | grami | mer6                                  |
|   | 2.1   | Har   | dware Interface                       |
|   | 2.2   | Prog  | gramming Algorithm / Flow7            |
|   | 2.3   | Mod   | le selection                          |
|   | 2.3.  | 1     | RESET signal                          |
|   | 2.3.  | 2     | PMODE signal (PROGEN)9                |
|   | 2.4   | Con   | nmunication protocol 10               |
|   | 2.4.  | 1     | SPI protocol 10                       |
|   | 2.4.  | 2     | READY signal                          |
|   | 2.4.  | 3     | Timing Characteristics 11             |
|   | 2.5   | Con   | nmand triggered protocol 11           |
|   | 2.5.  | 1     | Commands 12                           |
|   | 2.5.  | 2     | Checksum                              |
|   | 2.5.  | 3     | RD_SW_VERSION                         |
|   | 2.5.  | 4     | INF_SW_VERSION                        |
|   | 2.5.  | 5     | RD_FLASH_BYTE                         |
|   | 2.5.  | 6     | WR_FLASH_BYTE14                       |
|   | 2.5.  | 7     | RD_FLASH_PAGE15                       |
|   | 2.5.  | 8     | WR_FLASH_PAGE                         |
|   | 2.5.  | 9     | RD_PRG_AREA                           |
|   | 2.5.  | 10    | WR_PRG_AREA                           |
|   | 2.5.  | 11    | INF_OK                                |
|   | 2.5.  | 12    | INF_ERROR                             |
|   | 2.5.  | 13    | WR_BLANK_CHK                          |



|                    | 2.5.14 | WR_BIST     | 20 |
|--------------------|--------|-------------|----|
|                    | 2.5.15 | WR_PRG_XRAM | 20 |
| 3 Table of content |        | 22          |    |